Tuesday, September 16, 2025

Phoenix RowHammer Assault Bypasses Superior DDR5 Reminiscence Protections in 109 Seconds

Sep 16, 2025Ravie Lakshmanan{Hardware} Safety / Vulnerability

Phoenix RowHammer Assault Bypasses Superior DDR5 Reminiscence Protections in 109 Seconds

A workforce of lecturers from ETH Zürich and Google has found a brand new variant of a RowHammer assault concentrating on Double Information Price 5 (DDR5) reminiscence chips from South Korean semiconductor vendor SK Hynix.

The RowHammer assault variant, codenamed Phoenix (CVE-2025-6202, CVSS rating: 7.1), is able to bypassing subtle safety mechanisms put in place to withstand the assault.

“We now have confirmed that reliably triggering RowHammer bit flips on DDR5 gadgets from SK Hynix is feasible on a bigger scale,” ETH Zürich mentioned. “We additionally proved that on-die ECC doesn’t cease RowHammer, and RowHammer end-to-end assaults are nonetheless doable with DDR5.”

Audit and Beyond

RowHammer refers to a {hardware} vulnerability the place repeated entry of a row of reminiscence in a DRAM chip can set off bit flips in adjoining rows, leading to information corruption. This may be subsequently weaponized by dangerous actors to realize unauthorized entry to information, escalate privileges, and even trigger a denial-of-service.

Though first demonstrated in 2014, future DRAM chips usually tend to be vulnerable to RowHammer assaults as DRAM producers rely upon density scaling to extend DRAM capability.

In a examine revealed by ETH Zürich researchers in 2020, it was discovered that “newer DRAM chips are extra weak to RowHammer: as system characteristic dimension reduces, the variety of activations wanted to induce a RowHammer bit flip additionally reduces.”

Additional analysis into the topic has demonstrated that the vulnerability has a number of dimensions to it and that it is delicate to a number of variables, together with environmental circumstances (temperature and voltage), course of variation, saved information patterns, reminiscence entry patterns, and reminiscence management insurance policies.

A few of the major mitigations for RowHammer assaults embody Error Correction Code (ECC) and Goal Row Refresh (TRR). Nonetheless, these countermeasures have been confirmed to be ineffective in opposition to extra subtle assaults like TRRespass, SMASH, Half-Double, and Blacksmith.

The most recent findings from ETH Zürich and Google present that it is doable to bypass superior TRR defenses on DDR5 reminiscence, opening the door for what the researchers name the “first-ever RowHammer privilege escalation exploit on a normal, production-grade desktop system geared up with DDR5 reminiscence.”

In different phrases, the top result’s a privilege escalation exploit that obtains root on a DDR5 system with default settings in as little as 109 seconds. Particularly, the assault takes benefit of the truth that mitigation doesn’t pattern sure refresh intervals to flip bits on all 15 DDR5 reminiscence chips within the take a look at pool that have been produced between 2021 and 2024.

Potential exploitation eventualities involving these bit flips enable for concentrating on RSA-2048 keys of a co-located digital machine to interrupt SSH authentication, in addition to utilizing the sudo binary to escalate native privileges to the foundation person.

CIS Build Kits

“As DRAM gadgets within the wild can’t be up to date, they’ll stay weak for a few years,” the researchers mentioned. “We advocate growing the refresh charge to 3x, which stopped Phoenix from triggering bit flips on our take a look at methods.”

The disclosure comes weeks after analysis groups from George Mason College and Georgia Institute of Know-how detailed two totally different RowHammer assaults referred to as OneFlip and ECC.fail, respectively.

Whereas OneFlip revolves round triggering a single bit flip to change Deep Neural Community (DNN) mannequin weights and activate unintended conduct, ECC.fail is described as the primary end-to-end RowHammer assault that is efficient in opposition to DDR4 server machines with ECC reminiscence.

“In contrast to their PC counterparts, servers have further protections in opposition to reminiscence information corruptions (e.g., RowHammer or cosmic ray bit flips), within the type of error correcting codes,” the researchers mentioned. “These can detect bit flips in reminiscence, and even doubtlessly right them. ECC.fail bypasses these protections by rigorously inducing RowHammer bit flips at sure reminiscence places.”

Related Articles

LEAVE A REPLY

Please enter your comment!
Please enter your name here

Latest Articles